提交询价信息 |
发布紧急求购 |
价格:电议
所在地:上海
型号:
更新时间:2011-11-16
浏览次数:2502
公司地址:上海市徐汇区斜土路2601号嘉汇广场T1楼28F
钱满意(先生)
I/O module
|
FPGA chip
|
# logic cells
|
Standard I/O lines
|
|||
IO301
|
Xilinx Virtex-II
|
7k
|
64 TTL
|
|||
IO302
|
Xilinx Virtex-II
|
7k
|
32 RS422
|
|||
IO303
|
Xilinx Virtex-II
|
7k
|
16 TTL and 24 RS422
|
|||
IO304
|
Xilinx Virtex-II
|
7k
|
32 LVDS
|
|||
IO311
|
Xilinx Virtex-II
|
24k
|
64 TTL
|
|||
IO312
|
Xilinx Virtex-II
|
24k
|
32 RS422
|
|||
IO313
|
Xilinx Virtex-II
|
24k
|
16 TTL and 24 RS422
|
|||
IO314
|
Xilinx Virtex-II
|
24k
|
32 LVDS
|
|||
I/O module
|
FPGA chip
|
# logic cells
|
Standard I/O lines
|
Auxiliary I/O lines
(basic module) |
||
IO322
|
Xilinx Virtex-4
|
41k
|
30 RS485
|
56 LVCMOS plus 4 LVDS or 32 LVDS
|
||
IO323
|
Xilinx Virtex-4
|
41k
|
16 TTL and 22 RS485
|
56 LVCMOS plus 4 LVDS or 32 LVDS
|
||
IO324
|
Xilinx Virtex-4
|
41k
|
30 LVDS
|
56 LVCMOS plus 4 LVDS or 32 LVDS
|
||
IO325
|
Xilinx Virtex-4
|
41k
|
2 16-bit 105MHz A/D signals
|
56 LVCMOS plus 4 LVDS or 32 LVDS
|